Yi-Fan Ke
Revision as of 15:10, 6 June 2018 by GerdIsenberg (talk | contribs) (Created page with "'''Home * People * Yi-Fan Ke''' FILE:YiFanKe.jpg|border|right|thumb|link=http://www.linkedin.com/in/yifanke| Yi-Fan Ke <ref>[http://www.linkedin.com/in/yi...")
Yi-Fan Ke,
a Taiwanese computer scientist, electrical engineer, chip designer and director of ASIC project development at Faraday Technology. He holds a Ph.D. from 1996 at National Taiwan University on parallel hardware architecture for accelerating computer chess system [2]. Along with his thesis advisor Tai-Ming Parng, Yi-Fan Ke further introduced the Guard Heuristic, which uses the control of squares to order and prune moves in Chess and Chinese Chess [3].
Selected Publications
- Yi-Fan Ke, Tai-Ming Parng (1993). The Guard Heuristic: Legal Move Ordering with Forward Game-Tree Pruning. ICCA Journal, Vol. 16, No. 2
- Yi-Fan Ke (1996). A parallel hardware architecture for accelerating computer chess system-平行電腦象棋系統架構之設計及研究. Ph.D. thesis, National Taiwan University
- Yi-Fan Ke, Tai-Ming Parng (1996). Parallel Move Generation System for Computer Chess. IEICE Transactions on Information and Systems, April, 1996, pp. 290-296
- Yi-Fan Ke, Tai-Ming Parng (1996). A Parallel Hardware Architecture for Accelerating α-β Game Tree. IEICE Transactions on Information and Systems, September, 1996, pp. 1232-1240
External Links
References
- ↑ Yi-Fan Ke | LinkedIn
- ↑ Yi-Fan Ke (1996). A parallel hardware architecture for accelerating computer chess system-平行電腦象棋系統架構之設計及研究. Ph.D. thesis, National Taiwan University
- ↑ Yi-Fan Ke, Tai-Ming Parng (1993). The Guard Heuristic: Legal Move Ordering with Forward Game-Tree Pruning. ICCA Journal, Vol. 16, No. 2
- ↑ Yi-Fan Ke | LinkedIn